### N Channel MOSFET ### Applications: - •Adapter & Charger - •SMPS Standby Power - •AC-DC Switching Power Supply - •LED driving power #### Features: - •Low On Resistance - •Low Gate Charge - •Peak Current vs Pulse Width Curve - •RoHS Compliant ### Ordering Information | Part Number | Package | Marking | |-------------|---------|---------| | RS4N65F | T0-220F | RS4N65F | Lead Free Package and Finish | ID | RDS(ON)(Typ.) | Vdss | |-------|---------------|------| | 4. 0A | 2. 3 Ω | 650V | ### Absolute Maximun Ratings Tc=25℃ unless otherwise specified | Symbol | Parameter | RS4N65F | Units | |-------------|-----------------------------------------------------------------------------|------------|------------| | VDSS | Drain-to-Source Voltage (Note*1) | 650 | V | | ID | Continuous Drain Current | 4.0 | | | ID@ 100 ℃ | Continuous Drain Current | 2.8 | A | | IDM | Pulsed Drain Current (Note*2) | 16. 0 | 1 | | Dr | Power Dissipation | 33 | W | | PD | Derating Factor above 25℃ | 0. 26 | W/°C | | VGS | Gate-to-Source Voltage | ±30 | V | | EAS | Single Pulse Avalanche Engergy<br>L=30mH IAS=3.36A VDD=150V RG=25Ω TJ=25℃ | 202 | mJ | | | Maximum Temperature for Soldering | | | | TL<br>TPKG | Leads at 0.063in(1.6mm)from Case for 10 seconds Package Body for 10 seconds | 300<br>260 | $^{\circ}$ | | TJ and TSTG | Operating Junction and Storage<br>Temperature Range | -55 to 150 | ] | <sup>\*</sup>Drain Current Limited by Maximum Junction Temperature Caution:Stresses greater than those listed in the "Absolute Maximum Ratings" Table may cause permanent damage to the device. ### Thermal Resistance | Symbol | Parameter | RS4N65F | Units | Test Conditions | |--------|---------------------|---------|-------|------------------------------------------------------------------------------------------------------| | Rөjc | Junction-to-Case | 3. 79 | °C/W | Drain lead soldered to water cooled heatsink, PD adjusted for a peak junction temperature of +150°C. | | Rөja | Junction-to-Ambient | 120 | | 1 cubic foot chamber, free air. | # **OFF Characteristics** $TJ=25^{\circ}C$ unless otherwise specified | Symbol | Parameter | Min. | Typ. | Max. | Units | Test Conditions | |--------|-----------------------------------|------|------|------|-------|------------------------------| | BVdss | Drain-to-source Breakdown Voltage | 650 | | | ٧ | $V_{GS}=0V$ , $I_D=250\mu A$ | | IDSS | Drain-to-Source Leakage Current | | | 1.0 | μA | VDS=650V, VGS=0V | | IGSS | Gate-to-Source Forward Leakage | | | 100 | A | VGS=+30V VDS=0V | | | Gate-to-Source Reverse Leakage | | | -100 | nA | VGS=-30V VDS=0V | ### ON Characteristics TJ=25°C unless otherwise specified | Symbol | Parameter | Min. | Typ. | Max. | Units | Test Conditions | |-----------|------------------------------------------|------|------|------|-------|----------------------------------------------------------| | IRDS (on) | Static Drain-to-Source On-<br>Resistance | | 2. 3 | 2.7 | Ω | Vgs=10V, Id=2A | | Vgs (TH) | Gate Threshold Voltage | 2.0 | | 4.0 | V | V <sub>GS</sub> =V <sub>DS</sub> , I <sub>D</sub> =250μA | # Resistive Switching Characteristics Essentially independent of operating temperature | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | |---------|---------------------|------|--------|------|-------|------------------------------------------------------------------------------------| | td(ON) | Turn-on Delay Time | | 16.60 | | nS | V <sub>DS</sub> =325V<br>I <sub>D</sub> =4.0A<br>R <sub>G</sub> =25Ω<br>(Note:3,4) | | trise | Rise Time | | 37. 33 | | | | | td(OFF) | Turn-OFF Delay Time | | 18.00 | | | | | tfall | Fall Time | | 19. 20 | | | | # Dynamic Characteristics Essentially independent of operating temperature | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | |-------------------|--------------------------------|------|-------|------|-------|----------------------------------| | Ciss | Input Capacitance | | 464.0 | | | V <sub>GS</sub> =0V | | Coss | Output Capacitance | | 54.00 | | pF | V <sub>DS</sub> =25V | | Crss | Reverse Transfer Capacitance | | 1.32 | | | f=1.OMHz | | $Q_{\mathrm{g}}$ | Total Gate Charge | | 8. 03 | | | V <sub>DS</sub> =520V | | $Q_{\mathrm{gs}}$ | Gate-to-Source Charge | | 2. 57 | | nC | In=4.0A<br>VGS=10V<br>(Note:3,4) | | $Q_{\mathrm{gd}}$ | Gate-to-Drain("Miller") Charge | | 3. 03 | | | | ### Source-Drain Diode Characteristics | Symbo1 | Parameter | Min. | Typ. | Max. | Units | Test Conditions | |----------|---------------------------|------|---------|------|-------|-------------------------------| | Is | Continuous Source Current | | | 4.0 | A | Integral pn-diode | | Ism | Maximum Pulsed Current | | | 16.0 | A | in MOSFET | | Vsd | Diode Forward Voltage | | | 1.4 | V | Is=4. 0A, V <sub>G</sub> S=0V | | trr | Reverse Recovery Time | | 455. 23 | | nS | $V_{GS}=0V$ | | $Q_{rr}$ | Reverse Recovery Charge | | 2.01 | | μС | Is=4.0A, di/dt=100A/μs | ### Notes: ### Typical Feature curve Figure 1. Typical Output Characteristics Figure 2. Typical Transfer Characteristics <sup>\*1.</sup> TJ= $\pm 25$ °C to +150°C. <sup>\*2.</sup> Repetitive rating; pulse width limited by maximum junction temperature. <sup>\*3.</sup> Pulse width≤300µs; duty cycle ≤2%. <sup>\*4.</sup> Basically not affected by temperature. Figuer3. Typical ON Resistance vs Drain Current 5.0 V<sub>GS</sub>=10V 4.5 R<sub>DS(ON)</sub>(Ω) V<sub>GS</sub>=20V 4.0 3.5 3.0 2.5 TJ=25°C 2.0 2 4 6 8 $I_D(A)$ Characteristics 100 -55°C 25°C 150°C 10 1.250µS 2.V<sub>GS</sub>=0V 1 0.1 0.2 0.4 0.6 0.8 1.0 1.2 1.4 V<sub>SD</sub>(V) Figuer4. Typical Body Diode Transfer Figure 5. Typical Capacitance vs Drain-to-Source Voltage 900 Ciss=Cgs+Cgd(Cds=shorted) 800 Coss=Cds+Cgd Crss=Cgd 700 600 Capacitance (pF) 500 400 Ciss Coss 300 Crss 1. V<sub>GS</sub>=0V 200 2. f=1MHz 100 0 0.1 1 10 100 V<sub>DS</sub>(V) Figure 7. Typical Breakdown Voltage vs Junation Temperature Figure 8. Figure 10. Typical Drain-to-Source ON Resistance vs Junction Temperature Figure 9. Maximum Continuous Drain Current vs Case Temperature Figure 10. Maximum Continuous Drain Current vs Case Temperature ### Test Circuits and Waveforms Miller Region V<sub>GS</sub> Figure 11. Gate Charge Test Circuit Figure 12. Gate Charge Waveform Figure 13. Resistive Switching Test Circuit Figure 14. Resistive Switching Waveforms ## Test Circuits and Waveforms Figure 15. Diode Reverse Recovery Test Circuit Figure 16. Diode Reverse Recovery Waveform Figure 17. Unclamped Inductive Switching Test Circuit $$E_{AS} = \frac{I_{AS}^2 L}{2}$$ Figure 18. Unclamped Inductive Switching Waveforms # Package outline drawing T0-220F ### Disclaimers: GuangDong Reasunos Semiconductor Technology CO.,LTD(Reasunos)reserves the right to make changes without notice in order to improve reliability, function or design and to discontinue any product or service without notice. Customers should obtain the latest relevant information before orders and should verify that such information in current and complete. All products are sold subject to Reasunos's terms and conditions supplied at the time of order acknowledgement. GuangDong Reasunos Semiconductor Technology CO.,LTD warrants performance of its hardware products to the speciffications at the time of sale. Testing, reliability and quality control are used to the extene Reasunos deems necessary to support this warrantee. Except where agreed upon by contractual agreement, testing of all parameters of each product is not necessarily performed. GuangDong Reasunos Semiconductor Technology CO.,LTD does not assume any liability arising from the use of any product or circuit designs described herein. Customers are responsible for their products and applications using Reasunos's components. To minimize risk, customers must provide adequate design and operating safeguards. GuangDong Reasunos Semiconductor Technology CO.,LTD does not warrant or convey any license either expressed or implied under its patent rights, nor the rights of others. Reproduction of information in Reasunos's data sheets or data books is permissible only if reproduction is without modification oralteration. Reproduction of this information with any alteration is an unfair and deceptive business practice. GuangDong Reasunos Semiconductor Technology CO.,LTD is not responsible or liable for such altered documentation. Resale of Reasunos's products with statements different from or beyond the parameters stated by GuangDong Reasunos Semiconductor Technology CO.,LTD for that product or service voids all express or implied warrantees for the associated Reasunos's product or service and is unfair and deceptive business practice. GuangDong Reasunos Semiconductor Technology CO.,LTD is not responsible or liable for such statements. ### Life Support Policy: GuangDong Reasunos Semiconductor Technology CO.,LTD's Products are not authorized for use as critical components in life support devices or systems without the expressed written approval of GuangDong Reasunos Semiconductor Technology CO.,LTD. As used herein: - 1. Life support devices or systems are devices or systems which: - a. are intended for surgical implant into the human body, - b. support or sustain life, - c. whose failure to when properly used in accordance with instructions for used provided in the laeling, can be reasonably expected to result in significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.